How to trace a signal inside the FLU?
To understand, improve or debug a FLU model on Hardware, the user requires access to the internal signals at every FLU-iteration (i.e. at the Data rate). Any signal within the main FLU model can be requested to be logged.
In order to trace a signal (wire), the following conditions should be respected:
– The signal must be directly connected to the output port of a standard subsystem (not a library block).
– The user shall activate the signal logging: right click on a wire, select “Properties”, tab “Logging and accessibility” and then tick “Log signal data”.
The framework will list logged signals and create a structure containing them.
At every main FLU model iteration, the signal values will be copied at their relevant addresses within the DPRAM.
Related Posts
Event November 6, 2024
Join us at ELECTRONICA 2024
Discover the Adaptive Control Solution at B6-400 with Intel Automotive The ACU T222 and ACU U310 chips, combined with...
Blog October 21, 2024
ISO 9001-2015 Certification
Certified ISO 9001:2015 We are thrilled to announce that Silicon Mobility has, once again, renewed its ISO 9001:2015 certification...
Event September 12, 2024
Join us for a live webinar on Sep 19th, 2024
Join us for a live webinar Sep 19th, 2024, 11:45 am EDT (17.45 pm UTC) Topics of the webinar:...